Uniform memory access
flowchart
AA["Associated Authors (0)"]
C[Uniform memory access]
BC["Broader Concepts (1)"]
NC["Narrower Concepts (7)"]
C== skos:broader ==>BC
NC== skos:broader ==>C
AA== dcterms:relation ==>C
click BC "#broader-concepts"
click NC "#narrower-concepts"
click AA "#associated-authors"
NI["add incoming edge"]
NO["add outgoing edge"]
NI-- ? -->C
C-- ? -->NO
click NI "#add-incoming-edge"
click NO "#add-outgoing-edge"
style NI stroke-width:2px,stroke-dasharray: 5 5
style NO stroke-width:2px,stroke-dasharray: 5 5
- Wikidata
- https://www.wikidata.org/wiki/Q1936765
- OpenAlex ID
- https://openalex.org/C51290061 (API record)
- OpenAlex Description
- shared memory architecture used in parallel computers, where all processors share the physical memory uniformly
- OpenAlex Level [?]
- 4
Broader Concepts
Narrower Concepts
- Cache-only memory architecture
- Computing with Memory
- Conventional memory
- Data diffusion machine
- Distributed shared memory
- Memory protection
- Non-uniform memory access
Associated Authors
Add Incoming Edge
Login via ORCiD to contribute.
Add Outgoing Edge
Login via ORCiD to contribute.
HelioWeb